# **ALU Verification Document**

# Index

| Index                                               | 1  |
|-----------------------------------------------------|----|
| Introduction                                        | 2  |
| Key Objectives                                      | 2  |
| DUT INTERFACES                                      | 2  |
| Testbench Architecture                              | 5  |
| Sequence_Items (seq_item)                           | 5  |
| Sequence                                            | 6  |
| Interface                                           | 7  |
| Sequencer                                           | 8  |
| Driver                                              | 9  |
| Monitor                                             | 10 |
| Agent                                               | 11 |
| Scoreboard                                          | 11 |
| Environment (env)                                   | 12 |
| Test                                                | 13 |
| Errors in DUT Functionality                         | 14 |
| Coverage                                            | 15 |
| Input Coverage (drv_cg)                             | 15 |
| Output Coverage (mon_cg)                            | 16 |
| Assertion Coverage                                  | 17 |
| Overall Coverage                                    | 19 |
| Output Waveform                                     | 20 |
| 2 Cycle Operation (Unsigned Addition here) Waveform | 20 |
| 3 Cycle Operation (Increment and Multiply) Waveform | 20 |

### Introduction

This document outlines the verification process for an Arithmetic Logic Unit (ALU) design, ensuring that the implemented functionality adheres to the specified requirements. The ALU is a critical component in digital systems, responsible for performing arithmetic and logical operations, and its correct operation is essential for overall system reliability.

The verification process involves a thorough review of the design specification, development of a comprehensive testbench, and execution of test cases to validate the ALU's functionality under various scenarios. The testbench will include randomized tests to cover all conditions.

# **Key Objectives**

Key objectives of the project are :-

- Understanding the ALU design specification, including supported operations (e.g., addition, subtraction, AND, OR, XOR, shifts) and control signals.
- Developing a structured testbench using a hardware verification language (e.g., SystemVerilog) with assertions and coverage metrics.
- Executing functional verification to confirm that all operations produce expected results.
- Analyzing coverage (code, functional, and assertion coverage) to ensure all design aspects are thoroughly tested.

## **DUT INTERFACES**

The DUT consists of the following input and output pins.

| PIN name | Direction | Width         | Description                                             |
|----------|-----------|---------------|---------------------------------------------------------|
| OPA      | INPUT     | Parameterized | Parameterized operand 1                                 |
| ОРВ      | INPUT     | Parameterized | Parameterized operand 2                                 |
| CIN      | INPUT     | 1             | This is the active high carry in input signal of 1-bit. |
| CLK      | INPUT     | 1             | This is the clock signal to the design and it is edge   |

|                 |        |                   | sensitive.                                                                                                                                   |
|-----------------|--------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| RST             | INPUT  | 1                 | This is the active high asynchronous reset to the design.                                                                                    |
| CE              | INPUT  | 1                 | This is the active high clock enable signal 1 bit.                                                                                           |
| MODE            | INPUT  | 1                 | MODE signal 1 bit is high, then this is an Arithmetic Operation otherwise it is logical operation                                            |
| INP_VALID INPUT | INPUT  | 2                 | Operands are valid as per below table:-00: No operand is valid. 01: Operand A is valid. 10: Operand B is valid. 11: Both Operands are valid. |
| CMD             | INPUT  | 4                 | Selects the command to be executed.                                                                                                          |
| RES             | OUTPUT | Parameterized + 1 | This is the total parameterized plus 1 bits result of the instruction performed by the ALU.                                                  |
| OFLOW           | OUTPUT | 1                 | This 1-bit signal indicates an output overflow, during Addition/Subtraction                                                                  |
| COUT            | OUTPUT | 1                 | This is the carry out signal of 1-bit, during Addition/Subtraction                                                                           |
| G               | OUTPUT | 1                 | This is the comparator output of 1-bit, which indicates that the value of OPA is greater than the value of OPB.                              |

| L   | OUTPUT | 1 | This is the comparator output of 1-bit, which indicates that the value of OPA is lesser than the value of OPB/                                             |
|-----|--------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E   | ОИТРИТ | 1 | This is the comparator output of 1-bit, which indicates that the value of OPA is equal to the value of OPB.                                                |
| ERR | OUTPUT | 1 | When Cmd is selected as 12 or 13 and mode is logical operation, if 4th,5th,6th and 7th bit of OPB are 1, then ERR bit will be 1 else it is high impedance. |

## **Testbench Architecture**



Sequence\_Items (seq\_item)

# seq\_item

(OPA, OPB, CIN, CE, MODE, INP\_VALID, CMD, RES, OFLOW, COUT, G, L, E, ERR)

Sequence items (seq\_item) are user defined class objects that encapsulate all input and output signals of the ALU. They serve as the primary data structure passed between testbench components (via TLM ports).

They consist of the following signals.

### 1. Inputs

- > OPA, OPB (Operands)
- > CIN (Carry-in)
- ➤ CE (Clock Enable)
- ➤ MODE (Operation Mode)
- CMD (Command/Opcode)

### 2. Outputs

- > RES (Result)
- > OFLOW (Overflow)
- COUT (Carry-out)
- ➤ G, L, E (Greater, Less, Equal flags)
- > ERR (Error flag

### Sequence



- Generates the stimulus containing randomized ALU inputs (OPA, OPB, CMD, CIN, MODE, CMD) by randomizing the seq\_item's.
- Controls test variability by applying constraints to randomization (e.g., valid opcodes, corner-case operands).
- These seg items are sent to the sequencer reg fifo where they are stored.

## Interface



- It is used to bundle all inputs and outputs of DUT, so we don't have to instantiate DUT every time and can directly use an interface.
- It is used to synchronize different components of the testbench to work together via clocking blocks namely drv\_cb (for driver), mon\_cb(for monitor).
- It is used to drive the inputs from the driver to the DUT, and used to access output values from DUT to the monitor.

## Sequencer



- Controls the transaction level communication between sequence and driver by establishing a connection between them.
- Ultimately, it passes transactions or sequence items to the driver so that they can be driven to the DUT.
- Sequencer is connected to sequence in the test class.
   <sequence\_handle>.start(<env\_handle>.<agent\_handle>.<sequencer\_handle>)
- The sequencer is connected to the driver with the help of TLM ports in the agent class.

<driver\_handle>.seq\_item\_port>.connect(<sequencer\_handle>.seq\_item\_export).
(seq\_item\_port in an in-built method of uvm\_driver, which is used to request items
from sequencer. seq\_item\_export is an inbuilt method of uvm\_sequencer which is
used to send seq\_items to the driver.)

### Driver



- Driver receives transactions from Generator via TLM port of sequencer.
- Driver retrieves the virtual interface from uvm\_config\_db. Syntax is uvm\_config\_db #
   (seq\_item) ::get(this, "", "<virtual\_interface\_handle>", <virtual\_interface\_handle in
   database>).
- Drives inputs to the DUT through the virtual interface.
- Handles special cases (single operand commands, multi operand commands with wrong inp valid, multiplication operations).
- Also has a TLM port connection to coverage component where input coverage will be measured. It is declared as such in driver class:
  - uvm\_analysis\_port #(<sequence\_item class name>) <driver\_port\_handle>
    It is then connected to the coverage component's implication port in connect\_phase of env (environment class).
  - <agent\_handle>.<driver\_handle>.<driver\_port\_handle>.connect(<coverage\_component
    \_handle>.<driver\_coverage\_port\_handle>).

### Monitor



- Monitor as the name states is used to monitor the outputs from the DUT via the interface and store it in a seq\_item packet (mon\_item here).
- The Monitor then sends these sequence\_items (seq\_item) to scoreboard and coverage via TLM ports. Syntax :-

uvm\_analysis\_port #(seq\_item) <monitor\_port\_handle>

We call a write function to send it to the scoreboard queue.

<monitor\_port\_handle>.write(mon\_item).

Connected in the agent class.

 Also has a TLM connection to the coverage component which is used to track output coverage. The same port which is sending to the scoreboard is sending to the coverage component as well. It is connected in the connect phase of environment class.

<agent\_handle>.<monitor\_handle>.<monitor\_analysis\_port\_handle>.connect(<coverage \_handle>.<monitor\_coverage\_handle>)

## Agent



- An agent is a container that holds and connects the driver, monitor, and sequencer instances.
- The agent develops a structured hierarchy based on the protocol or interface requirement.
- Our testbench is using an active agent (driver, monitor, sequencer are all present).
- In build\_phase, the agent constructs sequencer, driver and monitor.
- In connect\_phase, the agent connects sequencer and driver's TLM ports.
   <driver\_handle>.<seq\_item\_port>.connect(<sequencer\_handle>.<seq\_item\_export>)

### Scoreboard



- Scoreboard has a dual function in uvm, it also has reference model functionality. It
  compares the outputs from the internal reference model with the actual outputs produced
  in the DUT.
- It calculates how many test cases have passed and how many have failed.
- It receives via TLM connection to the monitor. The packets received are stored in a queue. Syntax:-

seq\_item q[\$];

uvm\_port\_imp #(seq\_item) <scoreboard\_port\_handle>

We have to implement write function in scoreboard

function void write(seg item pkt);

q.push\_back(pkt);

Endfunction

In run\_phase we check whether there is any packet received from monitor (q.size > 0) then calculate using internal reference model and compare both.

### **Environment (env)**



- Contains the agent, scoreboard and coverage components.
- In the build\_phase creates the agent, scoreboard and coverage components.
- In the connect phase, connect the TLM ports of monitor scoreboard, driver coverage, monitor coverage. Syntax :-

- <agent\_handle>.<driver\_handle>.<analysis\_port\_handle>.connect(<coverage\_handle>.
  <coverage\_driver\_handle>)
- <agent\_handle>.<monitor\_handle>.<analysis\_port\_handle>.connect(<coverage\_handle
  >.<coverage\_monitor\_handle>)
- <agent\_handle>.<monitor\_handle>.<analysis\_port\_handle>.connect(<scoreboard\_handl
  e>.<scoreboard\_port\_handle>)

### **Test**



- Test class contains environment class and the relevant sequence class.
- In build phase, env class is constructed.
- In run\_phase, the sequence is connected to the sequencer, and generation and application of stimulus to DUT starts.

# Errors in DUT Functionality

| Sno | Operation                | Errors                                                    |
|-----|--------------------------|-----------------------------------------------------------|
| 1   | Add Unsigned             | -                                                         |
| 2   | Subtraction Unsigned     | -                                                         |
| 3   | Addition (Cin)           | Cin arriving at the next clock cycle.                     |
| 4   | Subtraction (Cin)        | Cin arriving at the next clock cycle.                     |
| 5   | Increment A              | Wrong operation logic, Not working for inp_valid = 2'b01. |
| 6   | Decrement A              | Not working for inp_valid = 2'b01                         |
| 7   | Increment B              | Wrong operation logic, Not working for inp_valid = 2'b10. |
| 8   | Decrement B              | Wrong operation logic. Not working for inp_valid = 2'b10  |
| 9   | Comparision              | -                                                         |
| 10  | Increment Multiplication | -                                                         |
| 11  | Shift Multiplication     | Wrong operation logic                                     |
| 12  | AND                      | -                                                         |
| 13  | NAND                     | -                                                         |
| 14  | OR                       | Wrong operation logic                                     |
| 15  | NOR                      | -                                                         |
| 16  | XOR                      | -                                                         |
| 17  | XNOR                     | -                                                         |
| 18  | NOT of A                 | Not working for inp_valid = 2'b01                         |
| 19  | NOT of B                 | Not working for inp_valid = 2'b10                         |

| 20 | Shift Right A by 1 bit   | Wrong Operation Logic, Not working for inp_valid = 2'b01.                                         |
|----|--------------------------|---------------------------------------------------------------------------------------------------|
| 21 | Shift Left A by 1 bit    | Not working for inp_valid = 2'b01.                                                                |
| 22 | Shift Right B by 1 bit   | Wrong Operation Logic, Not working for inp_valid = 2'b10.                                         |
| 23 | Shift Left B by 1 bit    | Not working for inp_valid = 2'b10.                                                                |
| 24 | Rotate A left by B bits  | -                                                                                                 |
| 25 | Rotate A right by B bits | Error not being asserted if OPA[7:4] > 0.                                                         |
| 26 | Invalid Inputs           | Error not being asserted when inp_valid = 2'b00.                                                  |
| 27 | 16 Clock Cycle Timeout   | Error not being asserted if inp_valid = 2'b11 is not received even after waiting 16 clock cycles. |

# Coverage

Coverage is a metric used in verification to measure how thoroughly a design has been tested. It provides quantitative data on:

- Which parts of the design have been exercised.
- Which test scenarios have been executed.
- Whether all functional requirements have been verified.

In digital design verification, coverage ensures that:

- All features of the ALU are tested.
- Corner cases (edge conditions) are exercised.

We are using two major covergroups inside our coverage component to measure our coverage :- cg(covergroup for inputs) and mon\_cg(covergroup for outputs).

## Input Coverage (drv\_cg)

The covergroup cg is used to measure the range of inputs we have provided to the DUT.

### drv\_cg



## Output Coverage (mon\_cg)

This covergroup is used to measure the range of inputs we have received from the DUT.

### mon\_cg



|                    |          |            |        |        | S       | earch:  |            |
|--------------------|----------|------------|--------|--------|---------|---------|------------|
| CoverPoints        | <b>A</b> | Total Bins | Hits + | Misses | Hit %   | Goal %  | Coverage % |
| <b>0</b> <u>c1</u> |          | 2          | 2      | 0      | 100.00% | 100.00% | 100.00%    |
| 0 <u>c2</u>        |          | 1          | 1      | 0      | 100.00% | 100.00% | 100.00%    |
| <b>0</b> <u>c3</u> |          | 1          | 1      | 0      | 100.00% | 100.00% | 100.00%    |
| <b>⊕</b> <u>c4</u> |          | 1          | 1      | 0      | 100.00% | 100.00% | 100.00%    |
| 0 <u>c5</u>        |          | 2          | 2      | 0      | 100.00% | 100.00% | 100.00%    |
| <b>◎</b> <u>c6</u> |          | 2          | 2      | 0      | 100.00% | 100.00% | 100.00%    |
| <b>0</b> <u>c7</u> |          | 2          | 2      | 0      | 100.00% | 100.00% | 100.00%    |

# **Assertion Coverage**

They are used to check whether the DUT is functioning as specified.

|     |   |                    |                     |          | <u> </u>                                                                                                                                                                  |        |   |
|-----|---|--------------------|---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---|
| No. | ~ | Feature ∨          | Signal              | <b>Y</b> | Description ~                                                                                                                                                             | Status | ~ |
| 1   |   | Valid Inputs Check |                     |          |                                                                                                                                                                           | PASS   | , |
| 1.1 |   |                    | opa                 |          | opa should not have x or z in any of it's bits.                                                                                                                           |        |   |
| 1.2 |   |                    | opb                 |          | opb should not have x or z in any of it's bits.                                                                                                                           |        |   |
| 1.3 |   |                    | cin                 |          | cin should not be x or z.                                                                                                                                                 |        |   |
| 1.4 |   |                    | mode                |          | mode should not have x or z in any of it's bits.                                                                                                                          |        |   |
| 1.5 |   |                    | cmd                 |          | cmd should not have x or z in any of it's bits.                                                                                                                           |        |   |
| 1.6 |   |                    | inp_valid           |          | inp_valid should not have x or z in any of its bits.                                                                                                                      |        |   |
| 2   |   | Error Check        |                     |          |                                                                                                                                                                           | FAIL   |   |
| 2.1 |   |                    | inp_valid           |          | Check if inp_valid = 2'b01/10, then if within 16 clock cycles inp_valid != 2'b11, error flag is high.                                                                     |        |   |
| 2.2 |   |                    | mode, cmd, opb, err | г        | Check if inp_valid = 2'b11, mode = 0, cmd = 4'b1100 / 4'b1101 (rotate operation), then if any of bits with position > log2(width), then it will set the err flag as high. |        |   |
| 3   |   | Clock Enable Check |                     |          |                                                                                                                                                                           | PASS   | i |
|     |   |                    | ce                  |          | Clock enable should be stable once made high.                                                                                                                             |        |   |
| 4   |   | Reset Check        |                     |          |                                                                                                                                                                           | PASS   | ; |
|     |   |                    | rst                 |          | Reset signal should set output bins to z.                                                                                                                                 |        |   |

| Assertions        | <b>Failure Count</b> | Pass Count | <b>Attempt Count</b> | Vacuous Count | Disable Count | <b>Active Count</b> | Peak Active Count | Status  |
|-------------------|----------------------|------------|----------------------|---------------|---------------|---------------------|-------------------|---------|
| assert_rst_check  | 0                    | 1          | 41359                | 41358         | 0             | 0                   | 1                 | Covered |
| assert_stable_cen | 0                    | 41355      | 41359                | 3             | 0             | 1                   | 2                 | Covered |
| assert_rotate_err | 640                  | 482        | 41359                | 40236         | 1             | 0                   | 2                 | Failed  |
| assert_loop_err   | 1706                 | 8          | 41359                | 39644         | 1             | 0                   | 17                | Failed  |
| assert_valid_ip   | 0                    | 41355      | 41359                | 2             | 1             | 1                   | 2                 | Covered |

#### 1) Valid Inputs Check

```
property valid_ip;
           @ (posedge clk)
           disable iff(rst) cen |=> not($isunknown({opa, opb, cin, mode, cmd, inp_valid}));
endproperty
assert property(valid_ip)begin
           $info("Valid Inputs Pass");
end
else begin
           $error("Valid Inputs Fail");
end
```

### 2) Error Check

#### 3) Clock Enable Check

### 4) Reset Check

# Overall Coverage

#### **Coverage Summary By Instance:**

| Scope - | TOTAL ∢ | Statement - | Branch - | FEC Condition | <b>▼Toggle </b> | Assertion ∢ |
|---------|---------|-------------|----------|---------------|-----------------|-------------|
| TOTAL   | 77.62   | 89.13       | 91.78    | 55.00         | 92.22           | 60.00       |
| top     | 75.36   | 88.23       | )[       | )             | 62.50           | <b> </b>    |
| vif     | 85.07   | 100.00      | )        | )             | 95.23           | 60.00       |
| dut     | 81.95   | 88.88       | 91.78    | 55.00         | 92.15           | )[          |

### **Local Instance Coverage Details:**

| Total Coverage:    |        |        |          |          |            | 75.36%   |
|--------------------|--------|--------|----------|----------|------------|----------|
| Coverage<br>Type ∢ | Bins ∢ | Hits ∢ | Misses ∢ | Weight ∢ | %<br>Hit ∢ | Coverage |
| <b>Statements</b>  | 17     | 15     | 2        | 1        | 88.23%     | 88.23%   |
| <u>Toggles</u>     | 8      | 5      | 3        | 1        | 62.50%     | 62.50%   |

### **Recursive Hierarchical Coverage Details:**

| Total Coverage     | 89.66% | 77.62% |          |          |            |            |
|--------------------|--------|--------|----------|----------|------------|------------|
| Coverage<br>Type ∢ | Bins ∢ | Hits ∢ | Misses ∢ | Weight ∢ | %<br>Hit ∢ | Coverage ∢ |
| Statements         | 138    | 123    | 15       | 1        | 89.13%     | 89.13%     |
| Branches           | 73     | 67     | 6        | 1        | 91.78%     | 91.78%     |
| FEC<br>Conditions  | 20     | 11     | 9        | 1        | 55.00%     | 55.00%     |
| Toggles            | 296    | 273    | 23       | 1        | 92.22%     | 92.22%     |
| Assertions         | 5      | 3      | 2        | 1        | 60.00%     | 60.00%     |

# **Output Waveform**

2 Cycle Operation (Unsigned Addition here) Waveform



3 Cycle Operation (Increment and Multiply) Waveform

